# Lecture 10 - February 5

# Math Review Exercises, Model Checking

Nested Quantification Model Checking Intro: – vs. = State Graph vs. (Computation) Paths

# Announcements/Reminders

- ProgTest1 guide released
- Mockup Test scheduled in tomorrow's lab session
- Lab1 solution released
- Lab2 released
- Office Hours: 3pm to 4pm, Mon/Tue/Wed/Thu
- TA contact information (on-demand for labs) on eClass

### Predicate Logic: Exercise 1

Consider the following predicate:

 $\forall \mathbf{x}, \mathbf{y} \bullet \underline{\mathbf{x}} \in \mathbb{N} \land \mathbf{y} \in \mathbb{N} \Rightarrow \mathbf{x}^* \mathbf{y} > \mathbf{0}$ 

G Choose <u>all</u> statements that are correct.

7 not a theo rem

### Predicate Logic: Exercise 2

Consider the following predicate:

 $\neg \bigcirc \mathbf{x}, \mathbf{y} \bullet \mathbf{x} \in \mathbb{N} \land \mathbf{y} \in \mathbb{N} \oslash \mathbf{x}^* \mathbf{y} > \mathbf{0}$ 

Choose <u>all</u> statements that are correct.

V. It is a theorem, provable by (5, 4),  $5 \in N \land 4 \in N \land$ 2. It is a theorem, provable by (2, 3).  $\times$  3. It is a theorem, provable by (-2, -3). X4. It is not a theorem, witnessed by (5, 0).  $\frac{1}{2} \times \frac{3}{2}$ X5. It is not a theorem, <u>witnessed</u> by (12, -2). X6. It is not a theorem, witnessed by (12, 13).

> a theorem

### Nested Logical Quantifiers

 $\forall i \bullet i \in \mathbb{Z} \Rightarrow (\exists j \bullet j \in \mathbb{N} \land i + j = 0)$ E LEN⇒ [70 WELNESS: Choose J=0 or J<0  $\exists i \bullet i \in \mathbb{N} \land (\forall j \bullet j \in \mathbb{Z} \Rightarrow i \cdot j \ge 0)$ 

#### Use of Model Checking in Industry

Pentium FDIV bug: https://en.wikipedia.org/wiki/Pentium\_FDIV\_bug

The Pentium FDIV bug is a hardware bug affecting the **floating-point unit (FPU)** of the early Intel Pentium processors. Because of the bug, the processor would return <u>incorrect</u> binary floating point results when dividing certain pairs of high-precision numbers.

In December 1994, Intel **recalled** the defective processors ... In its 1994 annual report, Intel said it incurred "**a \$475 million pre-tax charge** ... to recover replacement and write-off of these microprocessors."

In the aftermath of the **bug** and subsequent **recall**, there was a marked increase in the use of formal verification of hardware floating point operations across the **semiconductor industry**. Prompted by the discovery of the bug, a technique ... called "word-level model checking" was developed in 1996. Intel went on to use formal verification extensively in the development of later CPU architectures. In the development of the Pentium 4, symbolic trajectory evaluation and theorem proving were used to find a number of bugs that could have led to a similar recall incident had they gone undetected.



Tem

| poral Logic           | surrite X tree                           | M state                      | made ( checke<br>( 7KA+,        | ME Punkau<br>Cstare           |
|-----------------------|------------------------------------------|------------------------------|---------------------------------|-------------------------------|
| - Signtax :           | strutural rules<br>writing compo         | for temporal<br>und temporal | spin, Uppa<br>real 4<br>formula | 1. 1 × 0<br>M ≠ 0<br>¬(M = 0) |
| ontext ior<br>grammar | AZIBA DA TBATZOVI                        | al formula of                | that's sim                      | tactically                    |
| - genicians           | Correct, what                            | rs THS ME AND                | ng?                             | 7                             |
| z) hou<br>3) whe      | s to check of a<br>on the check facts, l | tomula 73 Sat                | rsfies (M<br>. 8. fool erro     | $\neq \phi$ )<br>( traces?    |

State Graph VS. (Computation) Path

